Part Number Hot Search : 
MP804G A8012 2SB1689 13381 BU409 0805K 1N6022 SBC84620
Product Description
Full Text Search
 

To Download MC-458CB646EFB-A10 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 DATA SHEET
MOS INTEGRATED CIRCUIT
MC-458CB646
8M-WORD BY 64-BIT SYNCHRONOUS DYNAMIC RAM MODULE UNBUFFERED TYPE
Description
The MC-458CB646EFB, MC-458CB646PFB and MC-458CB646XFB are 8,388,608 words by 64 bits synchronous dynamic RAM module on which 4 pieces of 128M SDRAM: PD45128163 are assembled. This module provides high density and large quantities of memory in a small space without utilizing the surfacemounting technology on the printed circuit board. Decoupling capacitors are mounted on power supply line for noise reduction.
EO
Features
Part number MC-458CB646EFB-A80 MC-458CB646EFB-A10 MC-458CB646PFB-A80 MC-458CB646PFB-A10 MC-458CB646XFB-A80 MC-458CB646XFB-A10
Document No. E0063N10 (1st edition) (Previous No. M13049EJ8V0DS00) Date Published January 2001 CP (K) Printed in Japan
* 8,388,608 words by 64 bits organization * Clock frequency and access time from CLK
/CAS latency Clock frequency (MAX.) 125 MHz 100 MHz 100 MHz 77 MHz Access time from CLK (MAX.) 6 ns 6 ns 6 ns 7 ns 6 ns 6 ns 6 ns 7 ns 6 ns 6 ns 6 ns 7 ns
* Fully Synchronous Dynamic RAM, with all signals referenced to a positive clock edge * Pulsed interface * Possible to assert random column address in every cycle * Quad internal banks controlled by BA0 and BA1 (Bank Select) * Programmable burst-length (1, 2, 4, 8 and full page) * Programmable wrap sequence (sequential / interleave) * Programmable /CAS latency (2, 3) * Automatic precharge and controlled precharge * CBR (Auto) refresh and self refresh * All DQs have 10 10 % of series resistor * Single 3.3 V 0.3 V power supply
The information in this document is subject to change without notice. Before using this document, please confirm that this is the latest version.
Not all devices/types available in every country. Please check with local Elpida Memory, Inc. for availability and additional information.
L
CL = 3 CL = 2 CL = 3 CL = 2 CL = 3 CL = 2 CL = 3 CL = 2 CL = 3 CL = 2 CL = 3 CL = 2
This product became EOL in March, 2004.
Elpida Memory, Inc. is a joint venture DRAM company of NEC Corporation and Hitachi, Ltd.
Pr
125 MHz 100 MHz 100 MHz 77 MHz
od
125 MHz 100 MHz 100 MHz 77 MHz
t uc
MC-458CB646
* LVTTL compatible * 4,096 refresh cycles/64 ms * Burst termination by Burst Stop command and Precharge command * 168-pin dual in-line memory module (Pin pitch = 1.27 mm) * Unbuffered type * Serial PD
Ordering Information
Part number Clock frequency (MAX.) MC-458CB646EFB-A80 125 MHz 100 MHz 125 MHz 100 MHz 125 MHz 100 MHz 168-pin Dual In-line Memory Module (Socket Type) Edge connector : Gold plated 25.4 mm height 4 pieces of PD45128163G5 (Rev. E) (10.16 mm (400) TSOP (II)) 4 pieces of PD45128163G5 (Rev. P) (10.16 mm (400) TSOP (II)) 4 pieces of PD45128163G5 (Rev. X) (10.16 mm (400) TSOP (II)) Package Mounted devices
EO
MC-458CB646EFB-A10 MC-458CB646PFB-A80 MC-458CB646PFB-A10 MC-458CB646XFB-A80 MC-458CB646XFB-A10
L Pr od t uc
2
Data Sheet E0063N10
MC-458CB646
Pin Configuration
168-pin Dual In-line Memory Module Socket Type (Edge connector: Gold plated)
85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168
VSS DQ32 DQ33 DQ34 DQ35 Vcc DQ36 DQ37 DQ38 DQ39 DQ40 VSS DQ41 DQ42 DQ43 DQ44 DQ45 Vcc DQ46 DQ47 NC NC VSS NC NC Vcc /CAS DQMB4 DQMB5 NC /RAS VSS A1 A3 A5 A7 A9 BA0 (A13) A11 Vcc CLK1 NC VSS CKE0 NC DQMB6 DQMB7 NC Vcc NC NC NC NC VSS DQ48 DQ49 DQ50 DQ51 Vcc DQ52 NC NC NC VSS DQ53 DQ54 DQ55 VSS DQ56 DQ57 DQ58 DQ59 Vcc DQ60 DQ61 DQ62 DQ63 VSS CLK3 NC SA0 SA1 SA2 Vcc
VSS DQ0 DQ1 DQ2 DQ3 Vcc DQ4 DQ5 DQ6 DQ7 DQ8 VSS DQ9 DQ10 DQ11 DQ12 DQ13 Vcc DQ14 DQ15 NC NC VSS NC NC Vcc /WE DQMB0 DQMB1 /CS0 NC VSS A0 A2 A4 A6 A8 A10 BA1 (A12) Vcc Vcc CLK0 VSS NC /CS2 DQMB2 DQMB3 NC Vcc NC NC NC NC VSS DQ16 DQ17 DQ18 DQ19 Vcc DQ20 NC NC NC VSS DQ21 DQ22 DQ23 VSS DQ24 DQ25 DQ26 DQ27 Vcc DQ28 DQ29 DQ30 DQ31 VSS CLK2 NC WP SDA SCL Vcc
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84
/xxx indicates active low signal.
EO
L
Pr
Data Sheet E0063N10
A0 - A11 : Address Inputs [Row: A0 - A11, Column: A0 - A8] BA0 (A13), BA1 (A12) : SDRAM Bank Select DQ0 - DQ63 CLK0 - CLK3 CKE0 : Data Inputs/Outputs : Clock Input : Clock Enable Input : Chip Select Input : Row Address Strobe : Column Address Strobe : Write Enable : DQ Mask Enable
od
/CS0, /CS2 /RAS /CAS /WE DQMB0 - DQMB7 SA0 - SA2 SDA SCL VCC VSS WP NC
t uc
: Address Input for EEPROM : Serial Data I/O for PD : Clock Input for PD : Power Supply : Ground : Write Protect : No Connection 3
MC-458CB646
Block Diagram
/WE
/CS0 DQMB 4
LDQM /CS /WE
/CS2 DQMB 6
LDQM /CS /WE
DQ 32 DQ 33 DQ 34 DQ 35 DQ 36 DQ 38 DQ 37 DQ 39
DQMB 0
DQ 0 DQ 1 DQ 2 DQ 3 DQ 4 DQ 5 DQ 6 DQ 7
UDQM D1
DQ48 DQ49 DQ50 DQ51 DQ52 DQ53 DQ54 DQ55
DQMB 2
DQ 0 DQ 1 DQ 2 DQ 3 DQ 4 DQ 5 DQ 6 DQ 7
D4 UDQM
EO
DQ 7 DQ 6 DQ 5 DQ 4 DQ 3 DQ 2 DQ 1 DQ 0
DQMB 5
DQ 8 DQ 9 DQ 10 DQ 11 DQ 12 DQ 13 DQ 14 DQ 15
DQ16 DQ17 DQ18 DQ19 DQ20 DQ21 DQ22 DQ23
DQ 8 DQ 9 DQ 10 DQ 11 DQ 12 DQ 13 DQ 14 DQ 15
LDQM
/CS /WE
DQMB 7
LDQM
/CS /WE
CLK1, CLK3 C CKE0
Remarks 1. The value of all resistors is 10 except WP. 2. D1, D2, D4, D5 : PD45128163 (2M words x 16 bits x 4 banks)
L
DQ40 DQ41 DQ42 DQ43 DQ44 DQ45 DQ46 DQ47 DQ 0 DQ 1 DQ 2 DQ 3 DQ 4 DQ 5 DQ 6 DQ 7
DQMB 1
D2 UDQM
DQ56 DQ57 DQ58 DQ59 DQ60 DQ61 DQ62 DQ63
DQ 0 DQ 1 DQ 2 DQ 3 DQ 4 DQ 5 DQ 6 DQ 7
D5 UDQM
DQ15 DQ14 DQ13 DQ12 DQ11 DQ10 DQ9 DQ8
DQ 8 DQ 9 DQ 10 DQ 11 DQ 12 DQ 13 DQ 14 DQ 15
Pr
CLK : D1, D2 C A0 - A11 BA0 CLK : D4, D5 C BA1 /RAS /CAS D1, D2, D4, D5 SCL D1, D2, D4, D5
DQMB 3
DQ31 DQ30 DQ29 DQ28 DQ27 DQ26 DQ25 DQ24
DQ 8 DQ 9 DQ 10 DQ 11 DQ 12 DQ 13 DQ 14 DQ 15
od
SERIAL PD A0 A1 A2 SA0 SA1 SA2
CLK0
A0 - A11 : D1, D2, D4, D5
A13 : D1, D2, D4, D5 A12 : D1, D2, D4, D5
CLK2
/RAS : D1, D2, D4, D5
t uc
/CAS : D1, D2, D4, D5 CKE : D1, D2, D4, D5 SDA WP
VCC C VSS
47 k
4
Data Sheet E0063N10
MC-458CB646
Electrical Specifications
* All voltages are referenced to VSS (GND). * After power up, wait more than 100 s and then, execute power on sequence and CBR (Auto) refresh before proper device operation is achieved. Absolute Maximum Ratings
Parameter Voltage on power supply pin relative to GND Voltage on input pin relative to GND Short circuit output current Power dissipation Symbol VCC VT IO PD TA Tstg Condition Rating -0.5 to +4.6 -0.5 to +4.6 50 4 0 to 70 -55 to +125 Unit V V mA W C C
EO
Storage temperature Parameter Supply voltage High level input voltage Low level input voltage Parameter Input capacitance
Operating ambient temperature
Caution Exposing the device to stress above those listed in Absolute Maximum Ratings could cause permanent damage. The device is not meant to be operated under conditions outside the limits described in the operational section of this specification. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability.
Recommended Operating Conditions
Symbol VCC VIH VIL TA
Operating ambient temperature
Capacitance (TA = 25 C, f = 1 MHz)
Data input/output capacitance
L
Symbol CI1 CI2 CI3 CI4 CI5 CI/O CLK0, CLK2 CKE0 /CS0, /CS2 DQ0 - DQ63
Condition
MIN. 3.0 2.0 -0.3 0
TYP. 3.3
MAX. 3.6 VCC + 0.3 +0.8 70
Unit V V V C
Pr
Test condition DQMB0 - DQMB7
Data Sheet E0063N10
A0 - A11, BA0 (A13), BA1 (A12), /RAS, /CAS, /WE
od
15 20 15 10 3 4
MIN.
TYP.
MAX. 40 40 40 20 13 13
Unit pF
pF
t uc
5
MC-458CB646
DC Characteristics (Recommended Operating Conditions Unless Otherwise Noted)
Parameter Operating current Symbol ICC1 Burst length = 1 tRC tRC(MIN.), IO = 0 mA /CAS latency = 3 Test condition /CAS latency = 2 Grade MIN. MAX. -A80 -A10 -A80 -A10 Precharge standby current in power down mode Precharge standby current in non power down mode ICC2P CKE VIL(MAX.), tCK = 15 ns CKE VIH(MIN.), tCK = 15 ns, /CS VIH(MIN.), Input signals are changed one time during 30 ns. ICC2NS CKE VIH(MIN.), tCK = , Input signals are stable. ICC3P CKE VIL(MAX.), tCK = 15 ns CKE VIH(MIN.), tCK = 15 ns, /CS VIH(MIN.), Input signals are changed one time during 30 ns. ICC3NS CKE VIH(MIN.), tCK = , Input signals are stable. ICC4 tCK tCK(MIN.), IO = 0 mA /CAS latency = 2 -A80 -A10 /CAS latency = 3 -A80 -A10 /CAS latency = 2 -A80 -A10 /CAS latency = 3 -A80 -A10 80 480 380 580 500 920 920 920 920 8 -4 -1.5 2.4 0.4 +4 +1.5 mA mA 3 mA 2 ICC3PS CKE VIL(MAX.), tCK = ICC3N 32 20 16 120 mA mA 400 400 400 400 4 4 80 mA mA Unit Notes mA 1
ICC2PS CKE VIL(MAX.), tCK = ICC2N
EO
Active standby current in power down mode Active standby current in non power down mode Operating current (Burst mode) CBR (Auto) refresh current Self refresh current Input leakage current Output leakage current High level output voltage Low level output voltage
Notes 1. ICC1 depends on output loading and cycle rates. Specified values are obtained with the output open. In addition to this, ICC1 is measured on condition that addresses are changed only one time during tCK (MIN.). 2. ICC4 depends on output loading and cycle rates. Specified values are obtained with the output open. In addition to this, ICC4 is measured on condition that addresses are changed only one time during tCK (MIN.). 3. ICC5 is measured on condition that addresses are changed only one time during tCK (MIN.).
L
ICC5 ICC6 II(L) IO(L) VOH VOL
tRC tRC(MIN.)
Pr
CKE 0.2 V DOUT is disabled, VO = 0 to 3.6 V IO = -4.0 mA IO = +4.0 mA
Data Sheet E0063N10
VI = 0 to 3.6 V, All other pins not under test = 0 V
A A
V V
od
t uc
6
MC-458CB646
AC Characteristics (Recommended Operating Conditions Unless Otherwise Noted)
Test Conditions
Parameter AC high level input voltage / low level input voltage Input timing measurement reference level Transition time (Input rise and fall time) Output timing measurement reference level Value 2.4 / 0.4 1.4 1 1.4 Unit V V ns V
EO
tCK tCH CLK 2.4 V 1.4 V 0.4 V tSETUP tHOLD 2.4 V 1.4 V 0.4 V tCL
Input
L
Output
tAC tOH
Pr
Data Sheet E0063N10
od t uc
7
MC-458CB646
Synchronous Characteristics
Parameter Symbol MIN. Clock cycle time /CAS latency = 3 /CAS latency = 2 Access time from CLK /CAS latency = 3 /CAS latency = 2 CLK high level width CLK low level width Data-out hold time Data-out low-impedance time tCK3 tCK2 tAC3 tAC2 tCH tCL tOH tLZ /CAS latency = 3 /CAS latency = 2 tHZ3 tHZ2 tDS tDH tAS tAH tCKS tCKH tCKSP tCMS 3 3 3 0 3 3 2 1 2 1 2 1 2 2 6 6 8 10 -A80 MAX. (125 MHz) (100 MHz) 6 6 3 3 3 0 3 3 2 1 2 1 2 1 2 2 6 7 MIN. 10 13 -A10 MAX. (100 MHz) (77 MHz) 6 7 ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns 1 1 1 Unit Note
EO
Data-in setup time Data-in hold time Address setup time Address hold time CKE setup time CKE hold time DQMB0 - DQMB7) hold time
Data-out high-impedance time
CKE setup time (Power down exit)
Command (/CS0, /CS2, /RAS, /CAS, /WE, DQMB0 - DQMB7) setup time Command (/CS0, /CS2, /RAS, /CAS, /WE,
Note 1. Output load
Remark These specifications are applied to the monolithic device.
L
Output
tCMH
1
1
ns
Pr
Z = 50
Data Sheet E0063N10
50 pF
od t uc
8
MC-458CB646
Asynchronous Characteristics
Parameter Symbol MIN. REF to REF/ACT command period ACT to PRE command period PRE to ACT command period Delay time ACT to READ/WRITE command ACT(one) to ACT(another) command period Data-in to PRE command period Data-in to ACT(REF) command period /CAS latency = 3 (Auto precharge) /CAS latency = 2 tRC tRAS tRP tRCD tRRD tDPL tDAL3 tDAL2 tRSC tT tREF 70 48 20 20 16 8 1CLK+20 1CLK+20 2 0.5 30 64 120,000 -A80 MAX. MIN. 70 50 20 20 20 10 1CLK+20 1CLK+20 2 1 30 64 120,000 -A10 MAX. ns ns ns ns ns ns ns ns CLK ns ms Unit Note
EO
Mode register set cycle time Transition time
Refresh time (4,096 refresh cycles)
L Pr
Data Sheet E0063N10
od t uc
9
MC-458CB646
Serial PD
Byte No. 0 Function Described Defines the number of bytes written into serial PD memory 1 2 3 4 5 6 7 8 9 Total number of bytes of serial PD memory Fundamental memory type Number of rows Number of columns Number of banks Data width Data width (continued) Voltage interface 08H 04H 0CH 09H 01H 40H 00H 01H -A80 -A10 -A80 -A10 80H A0H 60H 60H 00H 80H 10H 00H 01H 8FH 04H 0 0 0 0 0 0 0 0 1 1 0 0 0 1 0 0 0 1 0 0 0 0 0 0 1 0 0 0 0 1 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 1 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 1 0 1 1 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 1 0 0 1 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 1 1 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 1 0 0 0 1 0 0 0 0 0 0 0 0 0 0 1 1 0 0 1 0 0 0 0 0 0 0 0 1 1 0 0 1 1 0 0 0 0 0 0 0 0 0 20 ns 20 ns 10 ns 13 ns 6 ns 7 ns 256 bytes SDRAM 12 rows 9 columns 1 bank 64 bits 0 LVTTL 8 ns 10 ns 6 ns 6 ns None Normal x16 None 1 clock 1, 2, 4, 8, F 4 banks 2, 3 0 0 Hex 80H Bit 7 1 Bit 6 0 Bit 5 0 Bit 4 0 Bit 3 0 Bit 2 0 Bit 1 0 Bit 0 0
(1/2)
Notes 128 bytes
EO
CL = 3 Cycle time 10 11 12 13 14 15 16 17 18 19 20 21 22 23 Refresh rate/type SDRAM width CL = 2 Cycle time 24 25-26 27 tRP(MIN.) 28 tRRD(MIN.) 29 tRCD(MIN.) 30 tRAS(MIN.) 31
CL = 3 Access time
DIMM configuration type
Error checking SDRAM width Minimum clock delay
Burst length supported Number of banks on each SDRAM /CAS latency supported /CS latency supported /WE latency supported SDRAM module attributes
SDRAM device attributes : General
CL = 2 Access time
Module bank density
L
-A80 -A10 -A80 -A10 -A80 -A10 -A80 -A10 -A80 -A10 -A80 -A10
Pr
06H 0 0 0 01H 0 0 0 01H 0 0 0 00H 0 0 0 0EH 0 0 0 A0H D0H 60H 70H 00H 14H 14H 10H 14H 14H 14H 30H 32H 10H 1 0 1 1 1 0 0 1 1 0 1 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 1 0
Data Sheet E0063N10
od
1 0 0 0 0 0 1 0 0 0 0 0 1 0 1 1 0 1 1 1 1 1 1 1 1 0 0 0 1 0 1 0 1 0 0 0 0 0 0
t uc
0 0 16 ns 0 0 20 ns 0 0 20 ns 0 0 20 ns 0 0 48 ns 1 0 50 ns 0 0 64M bytes
10
MC-458CB646
(2/2)
Byte No. 32 Function Described Command and address signal input setup time 33 Command and address signal input hold time 34 35 36-61 62 63 SPD revision Checksum for bytes 0 - 62 -A80 -A10 Data signal input setup time Data signal input hold time 20H 10H 00H 12H E7H 4DH 0 0 0 0 1 0 0 0 0 0 1 1 1 0 0 0 1 0 0 1 0 1 0 0 0 0 0 0 0 1 0 0 0 0 1 1 0 0 0 1 1 0 0 0 0 0 1 1 1.2 2 ns 1 ns 10H 0 0 0 1 0 0 0 0 1 ns Hex 20H Bit 7 0 Bit 6 0 Bit 5 1 Bit 4 0 Bit 3 0 Bit 2 0 Bit 1 0 Bit 0 0 Notes 2 ns
EO
64-71 72 73-90 91-92 Manufacture's P/N Revision code 93-94 95-98 Manufacturing date 99-125 126 127 Mfg specific latency support
Manufacture's JEDEC ID code Manufacturing location
Assembly serial number
Intel specification frequency Intel specification /CAS
L
64H A7H A5H
0 1 1
1 0 0
1 1 1
0 0 0
0 0 0
1 1 1
0 1 0
0 1 1
100 MHz
-A80 -A10
Pr
Data Sheet E0063N10
Timing Chart
Refer to the PD45128441, 45128841, 45128163 Data sheet (E0031N).
od t uc
11
MC-458CB646
Package Drawing
168-PIN DUAL IN-LINE MODULE (SOCKET TYPE)
A(AREA B) Y M1(AREA B) Q R L M Z N
EO
M2(AREA A) S J A
(OPTIONAL HOLES)
H K C G D A1(AREA A)
B U E
T
B
I
L
detail of A part W V X
ITEM A A1 B C D D1 D2 E G H I J K L M M1 M2 N P Q R S T U V
MILLIMETERS 133.35 133.350.13 11.43 36.83 6.35 2.00 3.125 54.61 6.35 1.27 (T.P.) 8.89 24.495 42.18 17.78 25.40.13 5.62 19.78 2.80 MAX. 1.00 R2.0 4.000.10 3.00 1.270.10 4.0 MIN. 0.200.15
Pr
Data Sheet E0063N10
detail of B part D2
od
P D1
t uc
W X Y Z 1.000.05 2.540.10 3.00 MIN. 3.00 MIN. M168S-50A103
12
MC-458CB646
[ MEMO ]
EO L Pr
Data Sheet E0063N10
od t uc
13
MC-458CB646
[ MEMO ]
EO L Pr od t uc
14
Data Sheet E0063N10
MC-458CB646
NOTES FOR CMOS DEVICES
1 PRECAUTION AGAINST ESD FOR SEMICONDUCTORS Note: Strong electric field, when exposed to a MOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it once, when it has occurred. Environmental control must be adequate. When it is dry, humidifier should be used. It is recommended to avoid using insulators that easily build static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work bench and floor should be grounded. The operator should be grounded using wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with semiconductor devices on it. HANDLING OF UNUSED INPUT PINS FOR CMOS
EO
2 Note: 3 Note:
No connection for CMOS device inputs can be cause of malfunction. If no connection is provided to the input pins, it is possible that an internal input level may be generated due to noise, etc., hence causing malfunction. CMOS devices behave differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using a pull-up or pull-down circuitry. Each unused pin should be connected to VDD or GND with a resistor, if it is considered to have a possibility of
being an output pin. All handling related to the unused pins must be judged device by device and related specifications governing the devices. STATUS BEFORE INITIALIZATION OF MOS DEVICES
Power-on does not necessarily define initial status of MOS device. Production process of MOS does not define the initial operation status of the device. Immediately after the power source is turned ON, the devices with reset function have not yet been initialized. Hence, power-on does not guarantee out-pin levels, I/O settings or contents of registers. Device is not initialized until the reset signal is received. Reset operation must be executed immediately after power-on for devices having reset function.
L
Pr
Data Sheet E0063N10
od
t uc
15
MC-458CB646
CAUTION FOR HANDLING MEMORY MODULES
When handling or inserting memory modules, be sure not to touch any components on the modules, such as the memory IC, chip capacitors and chip resistors. It is necessary to avoid undue mechanical stress on these components to prevent damaging them. When re-packing memory modules, be sure the modules are NOT touching each other. Modules in contact with other modules may cause excessive mechanical stress, which may damage the modules.
* The information in this document is current as of September, 2000. The information is subject to change without notice. For actual design-in, refer to the latest publications of Elpida's data sheets or data books, etc., for the most up-to-date specifications of Elpida semiconductor products. Not all products and/or types are available in every country. Please check with an Elpida Memory, Inc. for availability and additional information. * No part of this document may be copied or reproduced in any form or by any means without prior written consent of Elpida. Elpida assumes no responsibility for any errors that may appear in this document. * Elpida does not assume any liability for infringement of patents, copyrights or other intellectual property rights of third parties by or arising from the use of Elpida semiconductor products listed in this document or any other liability arising from the use of such products. No license, express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of Elpida or others. * Descriptions of circuits, software and other related information in this document are provided for illustrative purposes in semiconductor product operation and application examples. The incorporation of these circuits, software and information in the design of customer's equipment shall be done under the full responsibility of customer. Elpida assumes no responsibility for any losses incurred by customers or third parties arising from the use of these circuits, software and information. * While Elpida endeavours to enhance the quality, reliability and safety of Elpida semiconductor products, customers agree and acknowledge that the possibility of defects thereof cannot be eliminated entirely. To minimize risks of damage to property or injury (including death) to persons arising from defects in Elpida semiconductor products, customers must incorporate sufficient safety measures in their design, such as redundancy, fire-containment, and anti-failure features. * Elpida semiconductor products are classified into the following three quality grades: "Standard", "Special" and "Specific". The "Specific" quality grade applies only to semiconductor products developed based on a customer-designated "quality assurance program" for a specific application. The recommended applications of a semiconductor product depend on its quality grade, as indicated below. Customers must check the quality grade of each semiconductor product before using it in a particular application. "Standard": Computers, office equipment, communications equipment, test and measurement equipment, audio and visual equipment, home electronic appliances, machine tools, personal electronic equipment and industrial robots "Special": Transportation equipment (automobiles, trains, ships, etc.), traffic control systems, anti-disaster systems, anti-crime systems, safety equipment and medical equipment (not specifically designed for life support) "Specific": Aircraft, aerospace equipment, submersible repeaters, nuclear reactor control systems, life support systems and medical equipment for life support, etc. The quality grade of Elpida semiconductor products is "Standard" unless otherwise expressly specified in Elpida's data sheets or data books, etc. If customers wish to use Elpida semiconductor products in applications not intended by Elpida, they must contact an Elpida Memory, Inc. in advance to determine Elpida's willingness to support a given application. (Note) (1) "Elpida" as used in this statement means Elpida Memory, Inc. and also includes its majority-owned subsidiaries. (2) "Elpida semiconductor products" means any semiconductor product developed or manufactured by or for Elpida (as defined above).
EO
L
Pr
od
t uc
M8E 00. 4


▲Up To Search▲   

 
Price & Availability of MC-458CB646EFB-A10

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X